Improvement of etching and cleaning methods for integration of raised source and drain in FD-SOI technologies

M. Labrot, F. Cheynis, D. Barge, P. Maury, M. Juhel, S. Lagrasta, Pierre Müller

To cite this version:

HAL Id: hal-01784096
https://hal-amu.archives-ouvertes.fr/hal-01784096
Submitted on 3 May 2018
Accepted Manuscript

Improvement of etching and cleaning methods for integration of raised source and drain in FD-SOI technologies

M. Labrot, F. Cheynis, D. Barge, P. Maury, M. Juhel, S. Lagrasta, P. Müller

PII: S0167-9317(17)30136-3
Reference: MEE 10514
To appear in: Microelectronic Engineering

Received date: 20 March 2017
Revised date: 6 April 2017
Accepted date: 11 April 2017

Please cite this article as: M. Labrot, F. Cheynis, D. Barge, P. Maury, M. Juhel, S. Lagrasta, P. Müller, Improvement of etching and cleaning methods for integration of raised source and drain in FD-SOI technologies. The address for the corresponding author was captured as affiliation for all authors. Please check if appropriate. Mee(2017), doi: 10.1016/j.mee.2017.04.009

This is a PDF file of an unedited manuscript that has been accepted for publication. As a service to our customers we are providing this early version of the manuscript. The manuscript will undergo copyediting, typesetting, and review of the resulting proof before it is published in its final form. Please note that during the production process errors may be discovered which could affect the content, and all legal disclaimers that apply to the journal pertain.
Abstract

The Fully-Depleted Silicon-on-Insulator (FD-SOI) technology for advanced CMOS devices is based on SOI substrates formed by an ultra-thin Si or SiGe film on a thick insulator. A reduction of parasitic resistances of such CMOS components is obtained with the Raised Source and Drain (RSD) technology. In this work we show that modifying the Siconi™ plasma-based etching process widely used in microelectronic and/or combining it to wet-etching methods allows to improve the principal steps of fabrication of RSD FD-SOI CMOS devices. More precisely, using sampling areas on 300 mm wafers that simulate the principal stages of FD-SOI building, (i) we show that a modified SiCoNi process may be used to increase the etching selectivity necessary to dissolve the oxide layer while maintaining a low-k spacer of high quality, (ii) we propose a combination of optimized SiCoNi-dry and wet etching that reduces the post-etching roughness and the contamination level of the channel surface before the subsequent epitaxy.

Keywords: SiBCN, SiGe, SiCoNi™ Preclean, FD-SOI, Raised Source/Drain, WET clean

1. Introduction

The scaling of CMOS devices down to nanometric sizes has lead to various integrations strategies to control short channel effects. Two distinct integrations are now clearly identified for technological nodes below 20 nm: FINFET integration [1, 2] and FD-SOI [3].

FD-SOI integration requires the use of very thin channel materials, typically below 7 nm to obtain an accurate control of the channel [4, 5]. Such dimensions are inadequate for junction engineering in the source and drains, which thus needs to be raised by Epitaxy. This technique is commonly referred to as Raised Source Drain (RSD) in the literature [6].

Figure 1 schematizes the principal fabrication steps of RSD devices. The basic brick for designing and building a FDSOI-based device consists in a SOI substrate formed by an ultra-thin Si or SiGe film, defining the device channel, on a thick insulator (BOX for buried oxide) bonded to a Si substrate. In the first steps of the process, the SOI substrate is topped by a 3D gate insulated from the channel by a High-K dielectric layer (HfO₂). The whole surface is covered with thin low-k dielectric layers (0p) of silicon nitride (typically Si₃N₄ or SiBCN). This step is followed by a photoresist coating which, after photolithography, exposes denuded zones for further etching of the low-k dielectric layers (step 2). The etching leaves resist residues that are removed by successive dry (plasma) and wet strips but leads to the formation of an oxide layer (step 3). The step 4 consists in removing the so-formed oxide layer (while avoiding any silicon nitride
consumption) followed by a surface cleaning. The last step (step 5) is the subsequent epitaxial growth of the SiGe:B raised source and drain. Notice that conventional cleaning processes of SOI samples are usually based on high temperature treatments but such thermal treatments cannot be used for ultra-thin SOI films that, when heated, agglomerate in 3D islands [7, 8, 9, 10, 11, 12]. In Ref. [12] we proposed a new plasma-based cleaning methods (SiCoNi process) for SOI substrates that avoids any high temperature treatment. In this study, our goal is to go beyond this first approach and to integrate these etching and cleaning methods in the principal fabrication steps of SOI-based devices. From a methodological point of view, we focus in this study on the ultimate criterion to optimize the different technological steps involved in the RSD-epitaxy brick that consists in a careful comparison of the electrical performances of the devices fabricated with or without the optimized processes. Details regarding the targets for the different electrical performances and parameters can be found in Ref. [24]. In this paper, we will simply use, as an ultimate test, the increase of the number of active dies per cm² issued from the optimized process.

The paper, is divided in four parts: after a short presentation of the methodology, we describe the silicon nitride deposition (low-k dielectric layer), its etching properties and the queue time effect after etching (steps 1 and 2). In the third part we show how SiCoNi process may be modified to increase the SiO₂/silicon nitride etching selectivity (step 4). In the fourth part we show that a combination of wet and siconi-based methods enables to obtain a channel clean surface whose state (roughness, contamination, defectivity) enables a subsequent RSD epitaxy of good quality.

I/ Methodology:

I.1/ Simulation of the process

For the sake of simplicity we will not study real devices (characterized by complex 3D geometries) but will focus on planar surfaces that reproduce the successive technological processes including thin-film deposition, etch, clean... The so-studied samples (300 mm wafers) are described in Fig. 2. They simulate the initial SOI surface state (Fig. 2.2) exposing the channel surface,
of the surface state after silicon nitride deposition (low-k dielectric layer deposition, Fig. 2.3), after the silicon nitride etching (Fig. 2.4), after the surface cleaning including the formation and the removal of a wet oxide layer (Fig. 2.5) and after the subsequent epitaxy of Si$_{1-x}$Ge$_x$:B epitaxy defining the RSD layer.

![Figure 2: Description of different SiGe samples (300 mm SOI wafer) under study.](image)

**Figure 2**: Description of different SiGe samples (300 mm SOI wafer) under study: 1) initial silicon bulk used as a reference material, 2) SiGe layer grown by epitaxy (channel layer), 3) nitride silicon deposition (low-k dielectric layer), 4) silicon nitride etching, 5) surfaces cleaned by various processes, 6) SiGe:B layer grown by epitaxy (Raised-Source-Drain epitaxy). The steps in bracket correspond to figure 1.

**I.2/ Methods:**

We will use various dry and wet cleaning processes reported in table 1 and detailed in appendix A: 1) HF-rinse-and dry (called “HF last”), 2) SiCoNi Preclean, 3) HF-RCA, 4) HF-last + SiCoNi, 5) HF-RCA+SiCoNi.

<table>
<thead>
<tr>
<th>Process</th>
<th>Description</th>
<th>Passivation</th>
<th>Chemical Oxide</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>HF last</td>
<td>-H</td>
<td>No</td>
</tr>
<tr>
<td>2</td>
<td>SiCoNi Preclean (NH$_4$F)</td>
<td>-H</td>
<td>No</td>
</tr>
<tr>
<td>3</td>
<td>HF-RCA</td>
<td>-OH</td>
<td>Yes</td>
</tr>
<tr>
<td>4</td>
<td>HF-last + SiCoNi</td>
<td>-H</td>
<td>No</td>
</tr>
<tr>
<td>5</td>
<td>HF-RCA + SiCoNi</td>
<td>-H</td>
<td>No</td>
</tr>
</tbody>
</table>

**Table 1**: Description of the different processes used in this work to prepare the surface in step 5 in Fig. 2.

The cleaned and uncleaned surfaces are characterized by measuring their roughness, defectivity and chemical composition by using classical tools described in table 2. (for more details the reader is referred to [12]).

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Name</th>
<th>Measured parameter</th>
</tr>
</thead>
<tbody>
<tr>
<td>AFM</td>
<td>Atomic Force Microscopy</td>
<td>Root mean square roughness</td>
</tr>
<tr>
<td>SE</td>
<td>Spectroscopic Ellipsometry</td>
<td>Effective index</td>
</tr>
<tr>
<td>XPS</td>
<td>X-ray photoelectron spectroscopy</td>
<td>Chemical analysis</td>
</tr>
<tr>
<td>SIMS</td>
<td>Secondary Ion Mass Spectrometry</td>
<td>Chemical analysis</td>
</tr>
<tr>
<td>SEM</td>
<td>Scanning Electron Microscopy</td>
<td>Local morphology (defects)</td>
</tr>
<tr>
<td>SIR</td>
<td>Spectroscopic Infrared Reflectometry</td>
<td>Particle contamination</td>
</tr>
</tbody>
</table>

**Table 2**: Methods of analysis used in this work.

**II/ Optimization of step 2: silicon nitride deposition and etching**

**II.1/ Silicon nitride choice**

For CMOS technologies, oxide or nitride dielectrics are used to encapsulate and isolate the gate laterally (Fig. 1 step 1, see appendix B for details regarding the dielectric layer deposition). These dielectric layer also has a spacer function to precisely localize dopant implantations and subsequent RSD epitaxial implantations and subsequent RSD epitaxial growth close to the gate. Since these doped regions must be very close to the channel, the spacer has to be as thin as possible. The lower limit of the thickness can be reduced by using low permittivity material. Other criteria have to be taken into consideration to choose the dielectric material. It should resist to HF etching and should not oxidize. Si$_3$N$_4$ silicon nitride is standardly used in CMOS technology as a low-k dielectric. However, boron decreases the silicon nitride permittivity and carbon increases its resistance to HF etching [13]. Consequently SiBCN coating has been considered in the present work as it decreases the effective capacitance of the spacer (permittivity of 5.2 instead of 7.5 for Si$_3$N$_4$) and improves by 10% the performance and speed of the final transistor compared to standard nitride spacer [14].

**II.2/ Silicon nitride characterization after deposit**
Figure 3 shows AFM images and RMS measurements of surfaces after nitride deposition. The measured roughness is smaller for Si$_3$N$_4$ than for SiBCN by almost a factor 2. Such a difference is essentially due to the grain size. Indeed despite a polycrystalline configuration for both materials, SiBCN forms larger grains than Si$_3$N$_4$ (see AFM pictures) [13, 14].

The surface defectivity measured by SIR is greater for SiBCN than for Si$_3$N$_4$ (~30 defects per wafer). Despite its greater defectivity, SiBCN material shows better performance (permittivity and etching selectivity - see section III). As a result, we will use SiBCN as a dielectric spacer in the following.

![Figure 3](image)

**Figure 3:** 1 µm x 1 µm atomic force microscopy images associated with different types of silicon nitride surface.

II.3/ Silicon nitride etching and queue time impact

In CMOS technology, the removal of the silicon nitride film (step 2) is a critical step as it represents a possible source of device damages. Indeed a possible over-etch of the nitride may result in damages of a thin oxide and the underlying silicon substrate [15]. For this purpose, in industrial conditions, the etching is generally realized in two stages: a quick etching stage followed by a slow selective etching stage. This procedure avoids corner effects at the vertical-spacer/channel junction and thus helps to obtain a vertical spacer with a constant thickness. In the case under study (simulation process) we only use the quick etching stage. The silicon nitride etching (Fig. 1 step 2) consists in dry/etch based on N$_2$/O$_2$ plasma.

For practical reasons, there is always a queue time between the etching (step 2) and the surface preparation before the RSD deposition (Fig. 1 step 5). During this queue time the surface may degrade by surface contamination and/or oxidation. This queue-time cannot be reduced to zero. We thus study the influence of the queue time on the surface defects (Fig.4) and on the surface roughness (Fig. 5). As shown in Fig 4, the etching may leave polymers defects (typically CF$_3$H, CF$_2$N, CF$_4$,O) and resin residues (CH-CH) on the surface. Due to their high volatility these residues may partially disappear during the queue time. It is for instance the case for fluoride components which reduce by a factor 2 for queue times of 14 days (see table 3). However, at smaller scale, polymers tracks remain, so the surface has to be cleaned by wet and dry strips [16].

In Figure 5 we report the RMS height variation measured just after the silicon nitride etching when the wet/dry strips have been carried out right after the nitride etch or after a queue-time. As evidenced in Fig 5, (i) the RMS post etching are similar for SiGe and silicon channels (RMS = 0.15 ±0.01 nm), (ii) the roughening induced by the cleaning (dry + wet) does not change for SiGe but roughly increases by a factor 3 for silicon (the SiCoNi plasma is known to degrade more silicon than germanium surface [15]), (iii) the queue-time affects more the SiGe surface than the already degraded Si surface.

The main contaminants (F, O and C) detected by XPS are reported in Table 3. Contrary to fluorine which desorbs during the queue-times, carbon and oxygen contaminations slightly increase with time.
Figure 4: Top view SEM images after post nitride etching of surface evolution for different day (queue-times impact) (a) on SiGe epitaxy, (b) on Si (100). In this last case (b) a polymer residue observed just after etching spontaneously desorbs during queue-times and thus disappears on the SEM images.

Figure 5: (a) 1 μm x 1 μm atomic force microscopy images associated with post nitride etching on Si(0 0 1) and SiGe epitaxy. (b) RMS value on different Si/Oxide and SiGe/Oxide interfaces for different treatments (Post Etching, Post clean with queue-times (day +14) and no queue-time).

Table 3: Synthesis of chemical contaminations of the Si and SiGe surface for different queue-times. The results is compared for reference with no queue-times.

<table>
<thead>
<tr>
<th>Surface</th>
<th>Process</th>
<th>Contaminations</th>
</tr>
</thead>
<tbody>
<tr>
<td>SiGe</td>
<td>Post etching</td>
<td>C (4%), O (17%), F (18%)</td>
</tr>
<tr>
<td>Day +7</td>
<td>C (5%), O (18%), F (9%)</td>
<td></td>
</tr>
<tr>
<td>Day +14</td>
<td>C (6%), O (18%), F (8%)</td>
<td></td>
</tr>
<tr>
<td>Post wet</td>
<td>C (&lt;1%), O (18%), F (2%)</td>
<td></td>
</tr>
<tr>
<td>SiGe</td>
<td>Reference (post wet)</td>
<td>F(&lt;1%), O and C(detection limit)</td>
</tr>
</tbody>
</table>

Finally, notice that, the surface contamination has a huge effect on the subsequent epitaxy. For instance we report in Fig. 7 SEM images obtained after subsequent epitaxy of SiGe:B on these contaminated surfaces. Since the epitaxy enlarges the surface defects [12] the queue time drastically decreases the quality of the epitaxial layer. Such large defects correspond to bright spots in post-clean AFM images in Fig.5.

Figure 6: Top view SEM images after SiGe:B epitaxy. (a) Raised source and drain reference epitaxy (SiGe:B) with no queue-time, (b) Epitaxy (SiGe:B) raised source and drain on Si with queue-times (Day +14), (c) Epitaxy (SiGe:B) raised source and drain on SiGe with queue-times (Day +14).

III/ Optimization of step 4: SiO₂/silicon nitride etching selectivity

As shown in Fig 1, step 4 consists in etching the SiO₂ film with a minimum consumption of the silicon nitride (Si₃N₄ or SiBCN) that forms the vertical/lateral spacer. Since Siconit technology is already used in industrial conditions, we propose to optimize the Siconit process to increase the etching rate ratio (SiO₂ over silicon nitride).

For this purpose the experimental parameters of the SiCoNi process have been varied around
their standard-recommended values according to a well-known design of experiments (DOE, see appendix C for details) [17]. The etching ratios, obtained with each process, have been evaluated from thickness change measurements by spectroscopic ellipsometry. The etching rates are reported in Table 4 for different set of experimental parameters (Si$_3$N$_4$), by varying the NF$_3$/NH$_3$ flux ratio, the etching temperature and the heating time to remove the (NH$_4$)$_2$SiF$_6$ salt formed during the SiCoNi process [12].

For comparison usual standards SiCoNi conditions for Si$_3$N$_4$ and SiBCN correspond to the last two processes in table 4.

<table>
<thead>
<tr>
<th>Process</th>
<th>NF$_3$/NH$_3$ ratio (sccm)</th>
<th>Etch Temp. (°C)</th>
<th>Heating Time (s)</th>
<th>Selectivity</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>~1:10</td>
<td>35</td>
<td>120</td>
<td>8.5</td>
</tr>
<tr>
<td>2</td>
<td>~1:8</td>
<td>35</td>
<td>60</td>
<td>9.8</td>
</tr>
<tr>
<td>3</td>
<td>~1:35</td>
<td>35</td>
<td>60</td>
<td>6.8</td>
</tr>
<tr>
<td>4</td>
<td>~1:12</td>
<td>35</td>
<td>120</td>
<td>9.3</td>
</tr>
<tr>
<td>5</td>
<td>~1:15</td>
<td>32.5</td>
<td>90</td>
<td>9.3</td>
</tr>
<tr>
<td>6</td>
<td>~1:15</td>
<td>32.5</td>
<td>90</td>
<td>9.6</td>
</tr>
<tr>
<td>7</td>
<td>~1:15</td>
<td>32.5</td>
<td>90</td>
<td>9.5</td>
</tr>
<tr>
<td>8</td>
<td>~1:10</td>
<td>30</td>
<td>60</td>
<td>8.7</td>
</tr>
<tr>
<td>9</td>
<td>~1:8</td>
<td>30</td>
<td>120</td>
<td>12.5</td>
</tr>
<tr>
<td>10</td>
<td>~1:35</td>
<td>30</td>
<td>120</td>
<td>8.8</td>
</tr>
<tr>
<td>11</td>
<td>~1:12</td>
<td>30</td>
<td>60</td>
<td>12.1</td>
</tr>
<tr>
<td>SiO$_2$/Si$_3$N$_4$ Standard conditions</td>
<td>5.0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SiO$_2$/SiBCN Standard conditions</td>
<td>9.5</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 4: Description of the various SiCoNi processes checked in this study with the used parameters. The last column shows the selectivity obtained for each process.

The results show that the selectivity decreases with a reduction of the NF$_3$ gas flow with respect to the NH$_3$ (compare for instance processes 2 and 3 or 9 and 10). The selectivity rate increases with the temperature. The heating time does not have any impact on the selectivity, but a minimum time must be kept for salt desorption. The results, synthesized in Fig. 7, unambiguously show that the best selectivity is achieved for process 9 of Table 4, i.e. with low temperature and high gas flow. Moreover for a given process (reference process) a better selectivity is achieved with SiBCN than with Si$_3$N$_4$.

Beyond the etching selectivity, the different processes, described in Table 4, lead to different surface states that have been characterized by SIR and are described in Table 5. We artificially divide the defects in two populations: "small defects" (40 nm < x ≤ 150 nm) and "large defects" (150nm < x ≤ 1 μm). The number of defects increases for lower temperatures and higher NF$_3$/NH$_3$ flow ratio but still remains fully compatible with device working conditions for all reported samples.

<table>
<thead>
<tr>
<th>Process</th>
<th>$T_{etch}$=35°C</th>
<th>$T_{etch}$=32.5°C</th>
<th>$T_{etch}$=30°C</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>small defect</td>
<td>big defect</td>
<td>small defect</td>
</tr>
<tr>
<td>1, 5, 8</td>
<td>11</td>
<td>2</td>
<td>13</td>
</tr>
<tr>
<td>2, 6, 9</td>
<td>12</td>
<td>4</td>
<td>8</td>
</tr>
<tr>
<td>3, 7, 10</td>
<td>5</td>
<td>3</td>
<td>5</td>
</tr>
<tr>
<td>4, 11</td>
<td>7</td>
<td>2</td>
<td>15</td>
</tr>
</tbody>
</table>

Table 5: Total number of defects on a 300 mm wafer measured for various processes.

### IV/ Optimization of step 5: combination of wet and dry cleanings to improve the channel surface quality

Throughout the successive technological steps, the devices to-be are
regularly cleaned. It is especially the case of the channel surface on which any defect may be detrimental for subsequent source and drain epitaxy. Based on our previous work [12] on the optimization of the surface cleaning of a SOI wafer (zero level in Fig 1) we compare the states (roughness, contamination, defectivity) of the channel surface that result from various combinations of wet and SiCoNi-based dry cleanings.

All the experimental results are compared to a reference process that corresponds to a surface simply exposed to HF-RCA + SiCoNi treatment (best cleaning treatment for the initial stage depicted in Fig. 2 [12]).

**IV.1/ Comparison of surface defectivity before and after cleaning**

Figure 8 shows the total number of defects (measured by SIR) after nitride deposition, after nitride etching and after different cleaning processes. After silicon nitride deposition and etching, the number of defects remains low for both Si and SiGe surfaces. For most of the tested clean combinations, the surface defectivity remains comparable with the reference process. Only the single SiCoNi clean produces a significant larger number of defects. However when combined with the HF-last process (HF-last+SiCoNi), the resulting surface exhibits a number of defects per wafer lowered by a factor 2 with respect to the reference process (HF RCA+SiCoNi).

The benefit of SiCoNi is thus clearly evidenced: without SiCoNi cleaning the defectivity is above 4 defects cm$^{-2}$ and with the SiCoNi process, this number is reduced to less than 0.1 defect cm$^{-2}$.

**IV.2/ Surface contamination induced by the cleaning processes**

A quantitative analysis of the surface residual contamination due to cleaning processes is not easy to perform since in our experimental conditions we transfer the sample from the cleaning chamber to another chamber equipped with analytical tools. This transfer may contribute to surface contamination. The surface contamination has thus been analyzed by SIMS on capped films that means after subsequent epitaxy of a protective layer (SiGeB in our case).

The SIMS concentration profiles $I(z)$, where $z$ is the analysis depth normalized to the thickness of the SiGe:B epitaxial deposit, obtained after the different cleaning processes are reported in Fig. 9. The surface of the epitaxially grown film corresponds to $z=0$ while the location of the initial cleaned surface (before being further embedded by protective epitaxy) corresponds now to the interface located at $z=1$. For the sake of clarity, the SIMS profiles corresponding to different cleaning processes have been vertically shifted.

According to the cleaning process various residual contaminants have been detected. They are reported in Table 6 and
essentially correspond to C, O, Cl and F. We can see that most of the cleaning methods, excepted the HF-RCA+SiCoNi and HF-last process, lead to a surface contamination greater than the one measured on the reference sample cleaned by HF-RCA+SiCoNi [12].

Notice that the F contamination, and the residual associated roughness, may be reduced by a decrease of the queue time between the formation of the \((\text{NH}_4)_2\text{SiF}_6\) salt and its desorption during the SiCoNi process (see ref [12]).

<table>
<thead>
<tr>
<th>Process</th>
<th>Contaminations (at/cm(^2)) (SIMS)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Carbon</td>
</tr>
<tr>
<td>HF-last</td>
<td>No</td>
</tr>
<tr>
<td>SiCoNi</td>
<td>1.0 (10^{11})</td>
</tr>
<tr>
<td>HF-last +</td>
<td>2.9 (10^{12})</td>
</tr>
<tr>
<td>SiCoNi</td>
<td>3.7 (10^{10})</td>
</tr>
<tr>
<td>HF-RCA +</td>
<td>No</td>
</tr>
<tr>
<td>SiCoNi [12]</td>
<td></td>
</tr>
</tbody>
</table>

*Table 6: Chemical contaminations of the SiGe/SiGe:B interface for different surface preparations as determined by SIMS.*

**Figure 9:** SIMS depth profiles of the F, C, Cl and O atoms in SiGe/SiGe:B interface.

**IV.3/ Synthesis**

Table 7 synthesizes the main results. In terms of defectivity, contamination at the SiGe/SiGe:B interface (channel/RSD interface)
and morphology, the best surface state is reached with HF RCA + SiCoNi.

Even if the SIMS profiles are slightly wider in this study than those reported in [12], the final surface state is comparable to the one obtained by the standard low temperature treatment used for SiGe in its bulk configuration [12].

<table>
<thead>
<tr>
<th>Process</th>
<th>Defectivity</th>
<th>Contamination</th>
<th>Morphology</th>
</tr>
</thead>
<tbody>
<tr>
<td>HF-last</td>
<td>☑</td>
<td>☑</td>
<td>☑</td>
</tr>
<tr>
<td>SiCoNi Pre-clean</td>
<td>☑</td>
<td>☑</td>
<td>☑</td>
</tr>
<tr>
<td>HF-last + SiCoNi</td>
<td>☑</td>
<td>☑</td>
<td>☑</td>
</tr>
<tr>
<td>HF-RCA + SiCoNi</td>
<td>☑</td>
<td>☑</td>
<td>☑</td>
</tr>
</tbody>
</table>

Table 7: Synthesis of experimental results for different surface preparations of SiGe surface.

VII/ Improvement of electrical devices

Electrical performances have been measured on an ensemble of MOSFET transistors. More precisely characteristics in current and tension, leakage currents, carrier mobility, access resistance and capacity values have been measured. They are reported in Ref. [24]. The characteristics of the optimized devices all belong to the targeted values which have been standardly defined as a prerequisite for being used in electronic industry (ITRS roadmap). The ultimate test is the number of active dies per wafer, that means the number of dies that perfectly fit the functioning zone. This analysis show a huge enhancement of this percentage since the number of electrical active devices increases from 40 % to 90 %.

VIII/ Conclusion

Studying planar surfaces that simulate the principal steps of fabrication of FD-SOI based devices, we have been able to optimize the conditions to epitaxially grow Raised Source and Drain. More precisely we show that:

1. The best silicide to be used is SiBCN.
2. The SiCoNi process may be adapted to control the SiO₂/Silicon nitride etching selectivity.
3. The queue time between nitride etching and surface cleaning has to be reduced to avoid surface contamination,
4. The best surface preparation for raised source and drain integration in FD-SOI devices is the HF-RCA + SiCoNi (process 9 in table 3). Such a low thermal budget process corresponds to an optimized version of the method proposed in Ref. [12] and avoids any dewetting of the channel in the experimental conditions used.
5. Analysis of electrical devices show that all these improvements lead to a doubling of the percentage of electrical active dies per wafer.

The so proposed recipes developed for blanket wafers may be easily transferred to real patterned substrate to reach high quality CMOS devices as shown in Fig. 10.

Figure 10 – CMOS FD-SOI devices obtained from the optimized processes described in this paper.

Acknowledgements

This work was supported by ANRT N°1030/2013.
References


Appendix A: Surface preparation

<table>
<thead>
<tr>
<th>Type</th>
<th>Products</th>
<th>Process</th>
</tr>
</thead>
<tbody>
<tr>
<td>SC1 (or APM Ammonium Peroxide Mixture)</td>
<td>NH$_4$OH (ammoniac) then DI water</td>
<td>Removing particles</td>
</tr>
<tr>
<td>SC2 (or dHCl for diluted HCl)</td>
<td>HCl (Hydrochloric acid) then DI water</td>
<td>Removing of metal contamination</td>
</tr>
<tr>
<td>HF (HF-Last)</td>
<td>HF (Hydrofluoric acid) then DI water then N$_2$-blow dry</td>
<td>Desoxidation</td>
</tr>
<tr>
<td>RCA</td>
<td>SC1 then SC2</td>
<td>Chemical oxide</td>
</tr>
<tr>
<td>HF-RCA</td>
<td>HF then SC1 then SC2</td>
<td>Process used when the plates must be cleaned and deoxidizing.</td>
</tr>
<tr>
<td>SiCoNi [12, 18, 19, 20, 21]</td>
<td>NH$_4$F plasma</td>
<td>Desoxidation</td>
</tr>
</tbody>
</table>

Table 8: Clean substrate for contaminations SC1 and SC2 correspond to classical chemical cleans before sample handling.
Appendix B: Atomic Layer Deposition of SiN or SiBCN for spacer

The process to realize a dielectric film having Si-N, Si-C or Si-B bonds on a semi-conductor substrate is based on ALD (Atomic Layer Deposition) [22]. The majority of ALD reactions use two precursors [25]. These precursors react with the surface in a sequential, self-limiting, manner. Through repeated exposures to the different precursors (cycle process), a thin film is deposited. ALD deposition at 450°C-650°C allows a good uniformity, a minimal incorporation of impurities and adequate stoichiometry. The so-obtained silicon nitride is polycrystalline as reported in Ref. 13 and 14.

Appendix C: Design of experiments (DOE) and statistic approach

Our main goals are:
1. A small number of defects
2. A best etching uniformity
3. A SiO$_2$/Nitride high selectivity

This has been achieved by screening four main experimental parameters
1. NF$_3$ flow
2. NH$_3$ flow
3. Etching temperature
4. Sublimation time

For this purpose we use a design of experiments based on $2^{4+1}$ Fractional factorial design [23]. The so-defined matrix consists in the 11 experiments reported in table 4. Processes 5, 6 and 7 are identical and thus enable to estimate the statistical errors. The other processes of table 4 correspond to nine variants of the initial SiCoNi process. Linear regression models have thus been used to infer the response associated to the screening of the 4 experimental parameters. These fits are obviously relevant only if the variation of the response to a screened-factor is greater than the statistical error bars defined at 1σ. This is expressed numerically by a quality factor $R^2$ close to 1 ($R^2 = 0.998$).

Within this scheme (i) the experimental parameters have been optimized, (ii) the statistical errors have been measured. The differences in selectivity (Table 4) or in the total number of defects (Table 5) are thus found to be statistically relevant. For instance the selectivity recorded for processes 9 and 11 table 4 is better than the others when considering the error bars reported in Fig. 7.
Graphical abstract:

Description of different SiGe samples (300 mm SOI wafer) under study:
1) initial silicon bulk used as a reference material,
2) SiGe layer grown by epitaxy (channel layer),
3) nitride silicon deposition (low-k dielectric layer),
4) silicon nitride etching,
5) surfaces cleaned by various processes,
6) SiGe:B layer grown by epitaxy (Raised-Source-Drain epitaxy).

Figure graphical abstract: Description of different SiGe samples (300 mm SOI wafer) under study: 1) initial silicon bulk used as a reference material, 2) SiGe layer grown by epitaxy (channel layer), 3) nitride silicon deposition (low-k dielectric layer), 4) silicon nitride etching, 5) surfaces cleaned by various processes, 6) SiGe:B layer grown by epitaxy (Raised-Source-Drain epitaxy).
Highlights:

- FD-SOI technology requires the use of very thin channel and thus the use of raised sources and drains.

- The quality of the epitaxially grown RSD depends on the surface quality of the channel and thus depends on many technological steps preliminar to the RSD subsequent growth.

- The present report describes how etching and cleaning methods may be improved to reach high quality FD-SOI based CMOS devices.