### GaAsP/SiGe tandem solar cells on porous Si substrates Pablo Caño, Manuel Hinojosa, Iván García, Richard Beanland, David Fuertes Marrón, Carmen Ruiz, Andrew Johnson, Ignacio Rey-Stolle #### ▶ To cite this version: Pablo Caño, Manuel Hinojosa, Iván García, Richard Beanland, David Fuertes Marrón, et al.. GaAsP/SiGe tandem solar cells on porous Si substrates. Solar Energy, 2021, 230, pp.925-934. 10.1016/j.solener.2021.10.075 . hal-03426198 ## HAL Id: hal-03426198 https://amu.hal.science/hal-03426198 Submitted on 8 Mar 2022 HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. ## Solar Energy # GaAsP/SiGe tandem solar cells on porous Si substrates --Manuscript Draft-- | Manuscript Number: | SEJ-D-20-03348R2 | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Article Type: | Research paper | | Section/Category: | Photovoltaic materials, cells and systems | | Keywords: | III-V on silicon, GaAsP/SiGe, porous silicon, reverse buffer layers, tandem on silicon | | Corresponding Author: | Pablo Caño<br>Instituto de Energía Solar - Universidad Politécnica de Madrid<br>Madrid, SPAIN | | First Author: | Pablo Caño | | Order of Authors: | Pablo Caño | | | Manuel Hinojosa | | | Iván García | | | David Fuertes Marrón | | | Carmen María Ruiz-Herrero | | | Richard Beanland | | | Andrew Johnson | | | Ignacio Rey-Stolle | | | David Fuertes Marrón | | | Carmen M. Ruiz | | Abstract: | III-V compound semiconductors and SiGe alloys can be combined to develop multijunction solar cells on Silicon substrates with optimum bandgap combinations. Current implementations of such devices have reached efficiencies over 20%, using thick –and thus costly– buffer layers which induce the appearance of cracks in large area samples. As a strategy to mitigate these two issues (thick buffers and cracking), a GaAsP/SiGe tandem solar cell has been developed employing group IV reverse graded buffer layers grown on Ge/Si virtual substrates with a subsurface Silicon porous layer. Reverse buffer layers facilitate a reduction in the threading dislocation density with limited thicknesses but can also induce cracks. To minimise this, a porous silicon layer has been incorporated close to the Ge/Si interface so that the ductility of this layer suppresses crack propagation. In terms of solar cell performance, this porous layer reduces the problem of cracks, not totally supressing them though. Accordingly, the low shunt resistance observed in previous designs has been increased thus improving solar cell efficiency, which is still notably behind designs using thicker forward graded buffer layers. The first results of this new architecture are presented here. | #### GaAsP/SiGe Tandem Solar Cells on Porous Si Substrates Pablo Caño<sup>a\*</sup>, Manuel Hinojosa<sup>a</sup>, Iván García<sup>a</sup>, Richard Beanland<sup>b</sup>, David Fuertes Marrón<sup>a</sup>, Carmen M. Ruiz<sup>c</sup>, Andrew Johnson<sup>d</sup>, Ignacio Rey-Stolle<sup>a\*</sup> <sup>a</sup> Instituto de Energía Solar, ETSI de Telecomunicación, Universidad Politécnica de Madrid, Madrid, 28040, Spain <sup>b</sup> Department of Physics, University of Warwick, Coventry CV4 7AL, UK c IM2NP, Aix-Marseille Université, Marseille, 13397, France d IQE plc, St. Mellons Cardiff, CF3 0LW, UK 10 15 20 25 5 #### **Abstract** III-V compound semiconductors and SiGe alloys can be combined to develop multijunction solar cells on Silicon substrates with optimum bandgap combinations. Current implementations of such devices have reached efficiencies over 20%, using thick—and thus costly—buffer layers which induce the appearance of cracks in large area samples. As a strategy to mitigate these two issues (thick buffers and cracking), a GaAsP/SiGe tandem solar cell has been developed employing group IV reverse graded buffer layers grown on Ge/Si virtual substrates with a subsurface Silicon porous layer. Reverse buffer layers facilitate a reduction in the threading dislocation density with limited thicknesses but can also induce cracks. To minimise this, a porous silicon layer has been incorporated close to the Ge/Si interface so that the ductility of this layer suppresses crack propagation. In terms of solar cell performance, this porous layer reduces the problem of cracks, not totally supressing them though. Accordingly, the low shunt resistance observed in previous designs has been increased thus improving solar cell efficiency, which is still notably behind designs using thicker forward graded buffer layers. The first results of this new architecture are presented here. *Keywords:* III-V on silicon, GaAsP/SiGe, porous silicon, reverse buffer layers, tandem on silicon. 2010 MSC: 00-01,99-00 <sup>\*</sup> Corresponding author email address: pablo.cano@ies.upm.es; ignacio.reystolle@upm.es #### 1. Introduction 35 40 45 50 55 60 III-V multijunction solar cells are very efficient, repeatedly breaking conversion records in recent years (Geisz et al. 2020), but still expensive for terrestrial applications. Conversely, silicon solar cells whose technology dominates the terrestrial market (Battaglia et al. 2016) are approaching a standstill having essentially reached their practical efficiency limit (Yoshikawa et al. 2017). Therefore, the integration of III-V semiconductors on silicon substrates has been the target of numerous research lines from the 1980s (Suzuki et al. 1991, Hayashi et al. 1994a) based on the premise of high performance III-V semiconductor multijunction solar cells combined with the low-cost advantages of large area silicon substrates (Hayashi et al. 1994b, Kurtz et al. 2008, Supplie et al. 2018, Essig et al. 2017). Other alternatives for Si-based tandem solar cells have been proposed as perovskites on Si (Leijtens et al. 2018), or thin films on Si (Ramanujam and Singh 2017, Valentini et al. 2019), to name the most relevant. Recently, perovskites on Si have achieved higher efficiencies than III-V/Si architectures exceeding 29% (Al-Ashouri et al. 2020) as compared to 25.9% for the best device reported with III-V/Si (Feifel et al. 2021). However, the limited reliability and durability of perovskites (Wu et al. 2019) in contrast to III-Vs (Nuñez et al. 2021) is a big hurdle for their industrial deployment, which makes the research on III-V/Si design a solid alternative. Among the wealth of approaches to combine III–V materials and silicon for PV applications, monolithic structures are of particular interest for their straightforward integration in current manufacturing lines and lower production cost than other approaches. In this monolithic integration III-V and group-IV compounds are grown heteroepitaxially on a single substrate to produce a multijunction solar cell, which is then processed as a monolithic device, i.e. forming metallic contacts both at the front and rear and depositing an antireflection coating. However, the direct growth of III–V and group-IV semiconductors on silicon must tackle key difficulties such as the large differences in lattice parameter, thermal expansion coefficients or polar on non-polar growth. Therefore, smart engineering of the buffer layer between the silicon and the III–V layers is essential in order to accommodate these dissimilar parameters. III-V/Si architectures have been demonstrated for optoelectronics with lasers (Groenert et al. 2003), bipolar transistors (Lew et al. 2007), photodetectors (Luan et al. 1999) or light emitting diodes (Yang et al. 2002). As for monolithic III-V/Si photovoltaic devices, GaAsP/Si dual junctions using GaP buffer layers (Hayashi et al. 1994a, Lepkowski et al. 2020, Fan et al. 2020a, Fan et al. 2020b, Fan et al. 2019, Caño et al. 2021, Saenz et al. 2020), GaInP/GaAs tandem cells on Ge/Si virtual substrates (Ginige et al. 2006, Wang et al. 2017, Kim et al. 2018, Bioud et al. 2019, García et al. 2021) and GaAsP/SiGe dual junctions grown on inactive Si substrates have been developed (Schmieder et al. 2012, Pitera et al. 2011). In the latter design, an extra degree of freedom for bottom cell bandgap tunability is provided by changing the composition of the SiGe alloy. A further step ahead is the addition of minute amounts of tin to form SiGeSn alloys, which provide both bandgap and lattice constant adjustability, at the price of having to sort out big difficulties in material growth and quality (Roucka et al. 2016, Soref and Perry 1991). Anyhow, Si<sub>1-x</sub>Ge<sub>x</sub> alloys allow a reasonable approach to the optimum bandgap combination for a dual-junction solar cell (Connolly et al. 2014). Actually, the ~0.95 eV-subcell for an ideal current matching in 3- and 4-junction solar cell designs can be achieved with Si<sub>1-x</sub>Ge<sub>x</sub>, with x~70-80%. (Friedman et al. 2002). Moreover, SiGe alloys have reached a significant level of maturity in terms of material growth and quality, since they are used in the electronic industry for the fabrication of bipolar transistors, MOS transistors, CMOS and BiCMOS technologies (Haddara et al. 2017). In fact, GaAsP/SiGe tandem cells on Si have reached efficiencies over 20% (Wang et al. 2016, Pitera et al. 2011, Conrad et al. 2018). In these structures, a Si<sub>1-x</sub>Ge<sub>x</sub> buffer is grown on the silicon substrate as a graded layer, increasing Ge content until the desired Ge composition is reached (Fitzgerald et al. 1992, Wang et al. 2016, Faucher et al. 2013, Conrad et al. 2016). The thickness of such buffer layers is typically between 5 and 15 µm in order to reduce the threading dislocation density and achieve the target bandgap (defined by the lattice parameter) while retaining sufficient quality in the surface morphology (Schmieder et al. 2012, Groenert et al. 2003, Faucher et al. 2013, Wang et al. 2016). Accordingly, following the terminology coined by Shah and coworkers (Shah et al. 2008, Capellini et al. 2010), we will refer to this kind of graded buffer layer as a forward-graded buffer. 65 70 75 80 85 90 Here, an innovative architecture for the integration of III–V compounds and SiGe alloys on silicon substrates is presented, using so-called reverse-graded buffers (Shah et al. 2008, Capellini et al. 2010). This III–V/SiGe/Si approach is aggressive in terms of growth; a germanium layer is directly grown by CVD on the silicon substrate, despite the large lattice mismatch, utilizing a growth scheme that has demonstrated dislocation densities as low as 5x10<sup>6</sup>cm<sup>-2</sup> (Lee et al. 2016). Then, a Si<sub>1-x</sub>Ge<sub>x</sub> graded buffer layer is grown, decreasing from pure Ge to the desired final target (Ge ~75%). Because of the almost complete relaxation of the initial Ge layer and the reduction in lattice constant with increased silicon content, reverse-graded buffers are subject to tensile strain. The tensile strain facilitates the movement of glissile threading dislocations, aiding their annihilation. Reverse-graded buffers thus offer promise for both lower TDD and smoother surfaces (Xie et al. 1994, Capellini et al. 2010). Furthermore, for Ge contents over 50%, reverse-graded buffers are thinner due to the smaller change in composition that is needed, which decreases costs (Shah et al. 2008, Ward et al. 2014). On the other hand, the high tensile strain and the larger differences in thermal expansion coefficients can result in the appearance of cracks (Shah et al. 2010) that cause a degradation in the device performance, as we have shown in a previous work (Caño et al. 2020). In fact, the differences in thermal expansion coefficients in the buffer layer itself is lager in reverse buffers than in forward buffers, due to the abrupt change between Si and Ge. 95 100 105 110 115 120 As way to sort out some of the aforementioned problems, in this new architecture, a porous silicon layer on the substrate subsurface has been implemented. Porous silicon has been previously used in optoelectronic (Zheng et al. 1992, Tsai et al. 1993) and PV applications (Smestad et al. 1992, Jiménez-Cruz et al. 2018) as window layers, passivation or anti-reflection coatings (Menna et al. 1995, Prasad et al. 1982). Here, the porous silicon layer is used to absorb strain energy due to its lower stiffness compared to bulk silicon (Menna et al. 1995, Barla et al. 1984), since it has lower Young's modulus (Karbassian 2017). This way, we think that the Si/porous-Si structure should behave similarly as a partially compliant substrate (Ayers 2008). In order to understand the potential of reverse buffer layers in the context of III-V/Si multijunction solar cell development, we herein present the results of GaAsP/SiGe tandem solar cells grown on silicon substrates with porous layers. In this paper, we report the characterization of these structures and solar cells, highlighting the issues that arise and comparing them with tandem GaAsP/SiGe devices grown on standard silicon wafers from our previous works (Caño et al. 2020). #### 2. Experimental 125 130 135 140 Fig. 1 shows the structure of the solar cells in this study with doping levels and thicknesses. The samples were grown following a combined approach using both chemical vapor deposition (CVD) and molecular beam epitaxy (MBE). Firstly, porous silicon was created by means of electrochemical etching on 6-inch (100) 6° off towards [110] silicon wafers with a resistivity of 0.01 $\Omega$ cm. Then, all group-IV layers were grown in an ASM Epsilon LPCVD reactor at a temperature of ~650 °C using standard precursors (SiH<sub>4</sub> and GeH<sub>4</sub> for the alloys and boron and phosphorus for the p-type and n-type doping respectively). An initial 3.5 µm germanium layer was grown directly on the silicon wafer followed by a ~1.5 µm SiGe reverse-graded buffer, changing composition gradually from pure germanium to 76% Ge. Afterwards, the Si<sub>0.24</sub>Ge<sub>0.76</sub> bottom cell with $E_g \sim \! 1$ eV was grown. Before the transfer to a Veeco Gen2000 MBE reactor, the Si<sub>0.24</sub>Ge<sub>0.76</sub> bottom cell was capped with a 5 nm Ge layer in order to prevent oxidation of the Silicon in the SiGe, which is difficult to remove thermally in the MBE chamber. In the second growth III-V layers were grown lattice matched to the Si<sub>0.24</sub>Ge<sub>0.76</sub> bottom cell, forming the tunnel junction and the $GaAs_{0.75}P_{0.25}$ top cell ( $E_g \sim 1.65$ eV) (Pitera et al. 2011, Wang et al. 2015, Diaz et al. 2015) at ~650 °C with a growth rate of ~1 µm/h. In our previous work on conventional Si substrates, the growth was carried out under similar conditions. High-resolution X- ray diffraction reciprocal space maps (RSMs) of the structures were obtained using an X'Pert Pro MRD tool. 150 155 160 An important remark about this structure should be made at this point. As shown in Fig. 1, the SiGe bottom cell is just 1 $\mu$ m thick. This value is far from the ~5-6 $\mu$ m needed for a current matched device, so our solar cells will be severely bottom cell limited. This design decision was made to minimize the risk of epilayer peel-off during the processing of the solar cells, which can be a consequence of the inclusion of porous silicon. In our experience, the handling of large area (6 inch) wafers with thick epilayers is not easy. Oftentimes, minor shocks during the manual handling of the wafers cause the epilayers to peel off catastrophically, ending up shattered into a thousand pieces. To minimize this risk, we limited the thickness of the bottom cell to one micron. Therefore, the goal of this study is an initial assessment the joint use of porous silicon layers and reverse graded FIGURE 1. Structure of the GaAsP/SiGe tandem with porous silicon buffer layer, where the lattice constants are schematically represented. Layers with thicknesses and doping levels are labeled. buffers to implement functional GaAsP/SiGe tandem solar cells rather than the achievement of a high efficiency which is out of reach with a severe current mismatch. The epi-wafers were processed into $\sim 0.10~\text{cm}^2$ (3.2 mm $\times$ 3.1 mm) solar cells with conventional photolithography techniques. Since group-IV and III-V semiconductors have different processing requirements, both front and rear contacts were specifically designed to reduce thermal budget. In this way, the high temperatures of conventional silicon metallization were avoided, minimizing the risk of crack propagation and guaranteeing material compatibility. The front contact was formed using electroplated gold ( $\sim$ 600 nm thick) without any alloying. The rear contact was deposited with Electron Beam Physical Vapor Deposition (EBPVD) and consisted of a stack of Pd(50nm) / Ti(50nm) / Pd(50nm) / Al(1000nm) alloyed at 170°C for 600 s. No antireflection coating (ARC) was deposited on the cells. The devices were isolated though mesa etching using a NH<sub>4</sub>OH–H<sub>2</sub>O<sub>2</sub>–H<sub>2</sub>O (2:1:10) solution for arsenides. This solution is also suitable for etching SiGe. In the case of phosphides, HCl–H<sub>2</sub>O (1:1) was used to remove them. 165 170 175 After device fabrication, External Quantum Efficiency (EQE) was measured using a custom-made tool based on a 1000W Xe lamp, a triple-grating monochromator (JOBIN-YVON) and a lock-in amplifier. I-V curves were measured using the four-probe method with a Keithley 2602 source-meter instrument and a home-made AAA solar simulator based on a 1000- W Xe- lamp and an ORIEL 68820 stabilized power supply. Capacitance-voltage (C-V) measurements were carried out with an HP 4284 LCR meter. Curves were collected with a 5 mV signal at 30 kHz, which is considered to be high-frequency (Recart and Cuevas 2006). Spectral Photovoltage (SPV) measurements were performed in two-probe contact mode at room temperature using a 200W QTH-lamp filtered through a 1/8 monochromator (Oriel) as probe beam and a lock-in amplifier (Stanford). #### 3. Results and Discussion 180 185 190 #### 3.1 Material Characterization A cross-section of the whole structure can be observed in the Transmission Electron Microscopy (TEM) image in Fig. 2, where the most relevant layers in the structure have been identified. The thicknesses of the layers agree well with the nominal values in Fig. 1. As can be seen, the porous silicon layer is clearly delineated between the underlying substrate and overlying CVD-grown Si. The other group-IV layers have sharp and flat interfaces. Nonetheless, the interface between the SiGe subcell and the GaAsP top cell shows some unevenness, which is even more noticeable at the GaAsP/GaAs interface, which is especially susceptible to defects (Sharma et al. 2013). This can be observed in figure 3, which shows TEM images of key parts of the structure at higher magnification. Fig. 3.a shows the porous layer with a range of pore sizes, delimited by a line of large pores at the substrate interface. As discussed below, this may impact the series resistance FIGURE 2. Cross-sectional bright-field transmission electron microscope image of the as-grown GaAsP/SiGe wafer, with key layers identified. The layer labeled GaAsP cell includes the tunnel junction and nucleation layer. The labels on the right indicates which layers are shown in figure 3. of the cell. Fig. 3.b shows group IV layers including the Ge layer, the SiGe reverse buffer and the SiGe bottom subcell. The Ge/Si interface is very defective (as expected) but most dislocations are confined to the vicinity of the interface. In the SiGe reverse graded buffer, the interfaces between the steps are also delineated by misfit dislocations. Figure 3.c shows the GaAsP top cell and the GaAs cap layer, while Fig. 3.d shows a detail of the IV/III-V interface. In both figures the GaAsP layers appears very defective, with an irregular interface with bumps and voids, and with defects —both dislocations and microtwins—propagating upwards from the defective interface. 195 FIGURE 3. Cross-sectional TEM images of some details of the structure in Fig. 2. (a) bright-field 004 image of the porous layer; (b) dark-field 220 image of the Ge/SiGe graded buffer/ SiGe subcell; (c) dark-field 220 image of the GaAsP subcell; (d) dark-field 220 image of the GaAsP interface. Figure 4 shows X-ray RSMs from symmetric 004 (a) and asymmetric 224 (b) reflections of the complete structure. The different layers in the structure can be identified and their lattice mismatch and composition quantified. All the layers were found to be fully relaxed. The silicon substrate peak is clearly visible in the upper left part of the graph. The Ge buffer peak can be observed with a mismatch of 4.36%, as deduced from the maps. Then, the diffracted intensity from the SiGe graded buffer layer spreads from the Ge peak to the SiGe bottom cell peak, with a composition of Si<sub>0.24</sub>Ge<sub>0.76</sub>. The GaAs<sub>0.75</sub>P<sub>0.25</sub> layers grown on top are found to be slightly lattice-mismatched, which could be contributing to the poor quality of these layers. In fact, these III-V semiconductor layers (GaAs contact and GaAsP top cell) show a lower crystallographic quality, as indicated by their high peak FWHM, consistent with was observed in Figs. 3.c and 3.d. The threading dislocation density (TDD) of the full structure could not be measured. However, the cross section TEM images shown (Fig. 3.c) indicate a high value. Concerning the SiGe bottom cell, in a previous work where similar structures 205 FIGURE 4. Reciprocal space maps (RSM) of the structure, including (004) reflections (a) and (224) reflections (b) were grown on standard silicon wafers, a TDD of $\sim 8x10^5$ cm<sup>-2</sup> was measured (Caño et al. 2020). This level is comparable to TDDs reported in other studies of forward buffers in Si<sub>1-x</sub>Ge<sub>x</sub> with x $\sim 80\%$ (Ringel et al. 2002, Groenert et al. 2003, Milakovich et al. 2015) and thus suggests that the challenge of these structures relies more on the optimization the epitaxial growth conditions for porous silicon substrates rather than the use of reverse graded buffers. On the wafer surface, some cracks are still visible to the naked eye, although the crack density has been qualitatively reduced as compared with growths on standard Si substrates with equally thin bottom subcells (Caño et al. 2020). The precise quantitative assessment of the cracking density is still an open question. We observe that the cracking is very irregular amid wafers of the same batch and even in different areas of the same wafer. Even more so, we have evidence that apparently clean areas have buried cracks that only appear when the upper layers are etched-off. For these reasons, the precise crack density could not be quantified and remains under investigation. #### 3.2 Solar Cell Results 215 220 225 230 235 240 Fig 5.a shows in red the experimental External Quantum Efficiency (EQE) of the top cell in the GaAsP/SiGe solar cells grown on porous Si substrates. The EQE of a solar cell with the same structure –i.e. also with a thin 1 $\mu$ m SiGe bottom cell– but manufactured on standard Si wafers is included for reference. The final tail of the EQE (Eg ~1.64 eV) agrees well with the GaAs<sub>0.75</sub>P<sub>0.25</sub> composition determined from the reciprocal space maps, which should correspond to around Eg = 1.66 eV. However, the EQE reaches a maximum of ~50% whereas other works in the literature for similar devices grown by MBE report clearly higher EQEs, as can be observed in the green line corresponding to GaAsP solar cell grown by Grassman and coworkers on Si with GaP nucleation layers and GaAsP graded buffers (Grassman et al. 2016). We choose to benchmark our results with (Grassman et al. 2016) since the GaAsP top cell has a similar structure – though with a slightly higher bandgap – also grown by MBE and underwent a reactor transfer prior to the growth of the top cell. There are better results in the literature (Fan et al. 2019, Diaz et al. 2015, Grassman et al. 2019) that we do not use as a benchmark simply because they were either grown with notably different structures or techniques (MOVPE), or lack sufficient structural information. 245 250 FIGURE 5. Experimental EQEs of the GaAsP/SiGe tandem solar cells on porous silicon in comparison with other results from the literature. (a) Experimental EQE of the best GaAsP cell grown on porous silicon (thick red line); thin pink lines represent the EQE of other devices in the same wafer to give an idea of performance homogeneity; a linear fit to obtain the bandgap has been included as a dashed line; EQE of the best GaAsP top cell grown on standard silicon wafers (blue line) (Caño, Pablo et al. 2020); EQE of a GaAsP top cell taken from (Grassman, T. J. et al. 2016) as a benchmark (green line). (b) Experimental EQE of the SiGe subcell grown on standard silicon wafers (blue line) (Caño, Pablo et al. 2020); expected EQE of SiGe bottom cell grown on porous Si substrates estimated from previous simulations (Caño et al. 2020) and Hovel's equations (Algora and Rey-Stolle 2016). Fig. 5.b shows in a black dashed line the expected (i.e. simulated) EQE from the SiGe bottom cell that could not be actually measured. In our previous work, the EQE of 1 $\mu$ m thick SiGe bottom subcells could not be measured either. However, as shown in a blue line in Fig. 5.b, the EQE of thicker SiGe subcell designs (5 $\mu$ m) could be measured and thus a functional GaAsP/SiGe tandem solar cell on silicon was demonstrated (Caño et al. 2020). However, in the structure grown on porous Silicon only the top cell EQE could be measured, even though many solar cells were manufactured and tested. The lack of bottom cell response will be discussed later. FIGURE 6. Simulated EQEs of the GaAsP/SiGe tandem solar cells on porous silicon in comparison with other results from the literature. (a) Simulation of the EQE of the GaAsP to cells in GaAsP/SiGe tandems grown on standard Si substrates, (taken from (Caño et al. 2020)). (b) Simulation of the EQE of the GaAsP to cells in GaAsP/SiGe tandems grown on porous Si substrates (this work); (c) Simulation of the EQE of the GaAsP to cells in GaAsP/Si tandems (taken from (Grassman et al. 2016)). Round symbols correspond to the experimental data. The thick black line is the total simulated EQE whereas the thin black line corresponds to total absorptance. The thick colored lines correspond to the contributions of each layer: orange for the window, blue for the emitter, green for the space charge region and red for the base. The thin colored lines are the absorptance in each layer with the same color code. The $J_{\rm SC}$ obtained from the integration of the experimental EQE over the AM1.5G spectrum is included in each graph. In order to gain some insight into the performance differences of the top cells, EQE simulations were made using an analytic model (Algora and Rey-Stolle 2016). Figure 6 present the results of these simulations for GaAsP subcells grown on: standard Si (Fig. 6.a) (Caño et al. 2020); porous Si (Fig. 6.b) (this work); and our reference device from the literature (Fig. 6.c) (Grassman et al. 2016). In these figures, circles correspond to the experimental data of Fig. 5.a and lines account for the modelling. The thick black line in each panel is the calculated total EQE whereas each thin black line corresponds to the total absorptance in the top cell (i.e. the ideal EQE with unity collection efficiency). Thick colored lines correspond to the contributions of each layer with the color code as indicated in the figure caption, whereas their thin counterparts again correspond to the absorptance in each layer. Therefore, the difference between thick and thin lines of the same color gives a visual indication about how close (or far) a layer is from perfect collection efficiency. Comparing the calculated EQE with the absorptance, it can be concluded that the response of all GaAsP top cells clearly shows room for significant improvement. In the case of the emitter (blue lines), very similar responses are found in the three designs. In all cases it could be fitted with a diffusion length of ~100 nm, which coincides with the emitter thickness in the three cases. In fact, this yields a reasonable blue response of the three devices. However, the base and space charge region are clearly different in the three designs. The response of the base is some way below the corresponding absorptance curve (thin red lines). In addition, the three designs behave quite differently: we see a remarkably low response in the cells grown on standard Si (Fig. 6.a), which could be fitted with a diffusion length of ~200 nm; there is a very low response in the cells grown on porous Si (Fig. 6.b), which could be fitted with a diffusion length of ~350 nm; and we find a low response in the cells from (Grassman et al. 2016) (Fig. 6.c), which could be fitted with a diffusion length of ~550 nm. In all three cases, the diffusion lengths are notably smaller than the base layer thickness (2 µm) and thus the collection efficiency is deleteriously affected. Regarding the space charge region, some differences in collection efficiency are observable too. In each case, it was necessary to simulate the space charge region (SCR) with a collection probability similar to that of the quasi-neutral base in order to obtain a reasonable fit of the experimental curve. If unity collection efficiency was assumed for the SCR (as in Hovel's equations (Algora and Rey-Stolle 2016)), no fit was possible. 260 265 270 275 280 285 290 Since the three GaAsP top cell structures are very similar, these simulation results can be understood as progress towards a better crystallographic quality in each design, though still reaching far from perfect minority carrier collection in the SCR and base. Other than the evident effect of TDD, it has been reported that the GaAsP epitaxial growth conditions influence material quality in a poorly understood way (Fan et al. 2019). We therefore believe that there is an ample margin for improvement of these results by tuning the growth conditions, considering that this is our first attempt to grow tandem cells on porous Si substrates. 295 300 305 310 315 320 Coming back to the lack of response in the SiGe bottom cell, it should be noted that the situation here resembles that of a GaInP/Ga(In)As/Ge triple junction solar cell (3JSC) where the EQE of the germanium bottom cell is frequently unmeasurable for a number of reasons (Meusel et al. 2003, Barrigón et al. 2015a). The emitter of our SiGe cell is formed during the growth of the GaInP nucleation layer –as in Ge subcells in 3JSCs– by the concurrent in-diffusion of P, but also of Ga and In, and out-diffusion of Ge from the capping layer. Such a strong atom exchange at the III-V/IV heterointerface, in a material with a high TDD, may produce a p-n junction exhibiting both a low shunt resistance and a low breakdown voltage, which are typical causes for an unmeasurable bottom cell (Barrigón et al. 2015b). I-V curves under one-sun illumination (AM1.5d ASTM G173 spectrum) of the GaAsP/SiGe tandem cells are presented in Fig. 7.top for the design on porous silicon (red and pink curves) and standard silicon wafers (blue). Again, the red line represents the best device, whilst the thin pink lines are the I-V curves of other cells in the same wafer and thus give an idea of device-to-device variability. The short-circuit current density ( $J_{SC} = 8.9 \text{ mA/cm}^2$ ) is in agreement with the integral of the top cell EQE (Fig 5.b). However, as a result of its deliberate limited thickness, we would expect the thin SiGe cell to limit the J<sub>SC</sub> of the tandem. The absence of this limitation together with the fact that we could not measure the EQE of the SiGe subcell underpin the hypothesis that this subcell is severely shunted, and such level of shunting is quite uniform across the devices manufactured and wafers processed. The magnitude of the J<sub>SC</sub> measured is obviously low, which is a result of the collection problems discussed around the EQE curves and also of the lack of an ARC. Looking at the shape of the curve around Voc, the impact of a parasitic diode in reverse bias is also evident, which we address below. Apart from this parasitic diode the most remarkable features in the I-V curves are the limited FF and low V<sub>OC</sub> in both designs. In the case of tandem cells grown on conventional Si substrates, the low shunt resistance is very evident in the I-V curve, causing deleterious effects in both FF and Voc. In (Caño et al. 2020) it was argued that the shunting was caused by a high crack density in the cell, which behave both as efficient recombination centers for minority carriers and as electrical shorts. However, in the samples grown on porous Si substrates, clear improvements in both FF (from 26.5% to 48.6%) and V<sub>OC</sub> are observed (from 0.48 to 0.67 V), as a result of lower crack densities. Values are still low but the improvement is evident. In Fig. 7 (bottom) the dark I-V curves of the GaAsP/SiGe tandems are plotted following the same color code as in Fig. 7 (top). The shunt resistances can be visually compared between both structures, being higher in the porous silicon design. 325 330 FIGURE 7. (Top panel) Lighted I-V curve of the best GaAsP/SiGe tandem cell grown on porous silicon (thick red line); the thin pink lines represent the I-V curves of most of the devices measured and give an idea of the device-to-device variability; as reference, the illuminated I-V curve of the best GaAsP/SiGe tandem cell grown on standard silicon substrates has been included (blue line) (Caño et al. 2020). (Bottom panel) Dark I-V curves of the solar cells following the same color coding. Inset: C-V curve of a representative device obtained at 300 K under dark conditions. Labels indicate the signature of the different p-n junctions. The thin dashed line qualitatively shows the expected trend without a parasitic diode. Porous silicon has been reported to have a low electrical conductivity (Zheng et al. 1992, Smestad et al. 1992, Tsai et al. 1993, Jiménez-Cruz et al. 2018), so its impact on series resistance is a possible concern. However, the presence of the parasitic junction complicates the assessment of the series resistance from the J-Vs in Fig. 7. In order to confirm the presence of a parasitic diode, C-V measurements were performed on the samples (Fig. 7, bottom inset). The detailed understanding of C-V curves in multijunction solar cells is not straightforward, since only the voltage across the device terminals is known and no information is available about the particular bias at each subcell (Ruiz et al. 2010, Rutzinger et al. 2017, Hoheisel et al. 2011). However, in this case we simply intend to detect the signature of a parasitic diode in reverse bias. The inverse of the total capacitance of the multijunction solar cell ( $C_T$ ) equals the sum of the inverse of the capacitance of each junction in the device ( $C_T$ ): $$\frac{1}{c_T} = \sum_i \frac{1}{c_i} \tag{1}$$ In principle, in well-behaved cells, it is reasonable to assume that neither the metal/semiconductor contacts nor the tunnel junctions contribute to C<sub>T</sub>. In particular, tunnel junctions, being nominally ultra-highly doped, should have a very high junction capacitance and therefore should play a negligible effect in the sum of inverses, which is dominated by the smallest contributions (Ruiz et al. 2010). So in Eq. (1) only capacitance contributions from p/n junctions should be present. As reported by Ruiz et al. in (Ruiz et al. 2010), the C-V curve of a dual junction solar cell with a good tunnel junction would show two humps in the first quadrant -one for each subcell-, a roll-off at high positive voltages, whereas at low positive voltages and under reverse bias the capacitance should steadily decline to its lowest value. We performed C-V measurements at 300K under dark conditions and obtained the curve in the inset of Fig. 7 (bottom). In the positive voltage range, we find the two humps expected followed by the fall of capacitance at high voltages (V>1.3V). These two peaks correspond to the GaAsP and SiGe junctions and, in the second quadrant, we would expect to observe a decline in the capacitance associated with the extension of their space charge regions at negative bias (Ruiz et al 2010). Instead, we find a third peak that we interpret as a third junction in reverse polarity since it shows the expected behavior for the first quadrant but in the second, namely, a fall in capacitance at high voltages, then a peak and finally a decline as we approach 0 volts. This is the signature of a p/n junction in reverse bias, 345 350 355 360 335 namely, a parasitic junction, as anticipated from the lighted I-V curves in Fig. 7 (top). We hypothesize that this diode is probably related to the tunnel junction or an adjacent layer. In conventional multijunction cells on Ge substrates, it has been reported that Ge can diffuse over 300 nm into the GaInP nucleation layer, producing strong n-type background doping (Barrutia et al. 2017). In our structure, we have an analogous situation in which a 100 nm n-type GaInP nucleation layer is grown on a Ge cap layer (see Fig. 1). It is possible that Ge diffusion during the growth of the GaAsP top cell may reach the tunnel junction p-side —or its cladding layer—partially compensating its nominally high doping, thereby losing the tunneling properties. This would produce a diode in reverse polarity affecting both the series resistance and the fill factor. The growth of a thicker GaInP nucleation layer could avoid this issue in the future. 365 370 375 380 385 390 395 In order to get rid of the influence of the parasitic diode and assess the performance limits of the device, we measured the I-V curve at different irradiances and performed a $J_{SC}$ - $V_{OC}$ analysis as shown in Fig 8.a. The $J_{SC}$ - $V_{OC}$ line follows a clear logarithmic trend corresponding to an ideality factor of n=3.6 and a reverse saturation current density of $J_0 = 8.5 \cdot 10^{-3} \text{ A/cm}^2$ . An ideality factor of 3.6 is in agreement with a device being limited by recombination either in the space charge region or at the junction perimeter, or most likely a combination of both. A high perimeter recombination may be linked to exposed facets in cracks. A high recombination rate within the space charge region is also consistent with the abundance of defects and with the simulations of the EQE, where limited collection in this region had to be assumed. The reconstructed I-V from J<sub>SC</sub>-V<sub>OC</sub> measurements is shown in Fig. 8.b together with the experimental I-V. The FF of the reconstructed curve is 63.2%, much better than the real I-V, though still far from the ~80% reported for GaAsP top cells in the best results from the literature (Fan et al. 2019, Grassman et al. 2016). This indicates that, even leaving aside resistive and parasitic diode effects, recombination losses still impact severely the performance of the solar cells. This is another argument for the improvement in the crystallographic quality of the GaAsP top cell as an imperative. In this regard, the GaAsP material quality may be compromised due to the fact that it was grown by MBE. There is evidence that III-V nucleation on Ge –note that the III-V growth takes place on the thin Ge cap (see Fig. 1)– is much more challenging when using MBE vs MOVPE (Li et al. 2001). We are confident that improvements in GaAsP material quality and top cell performance will be demonstrated using III-V material grown by MOVPE. FIGURE 8. (a) JSC-VOC curve of a GaAsP/SiGe tandem cell grown on a porous Si substrate and subsequent fit. (b) Reconstructed illuminated J-V from the JSC-VOC data and measured lighted curve. The above J<sub>SC</sub>-V<sub>OC</sub> analysis is not a direct proof of a working bottom cell. To verify the existence of a working SiGe bottom cell, spectral photovoltage (SPV) measurements were made. The advantage of SPV over EQE is its higher signal to noise ratio and its immunity to series resistance effects. Fig. 9.a shows the SPV response of the GaAsP top cell (in yellow) and SiGe bottom cell (in red). The upsurge in the signal occurs at the bandgap energy in each case (i.e. the energy above which the device is capable of generating voltage), whereas the drop-off is associated with the low-pass filter used in each case. The smoother photovoltage increase observed in the bottom subcell is in agreement with the indirect nature of the SiGe bandgap. On the other hand, the GaAsP top cell shows a sharper edge, related to the expected direct bandgap associated with the P-content, about 20% in this alloy. Fig. 9.b and 9.c depict the fits to obtain the bandgap 400 energies for the GaAsP top cell and SiGe bottom cell, respectively. These graphs can be interpreted as formally equivalent to Tauc plots in the wavelength range covered. In the case of the GaAsP (Fig. 9.b), as a direct bandgap material, the SPV signal squared at energies close to the bandgap has been assumed to be proportional to the bandgap energy. In the case of the SiGe (Fig. 9.c), as an indirect bandgap material, it is the square root of SPV, which is proportional to $E_g$ for energies near the bandgap energy. The values obtained from the fits agree well with the target design values as well as with the fit obtained from the EQE of the top cell. 410 415 420 FIGURE 9. (a) Spectral photovoltage measurements of the GaAsP/SiGe tandem cells grown on porous substrates. The red curve corresponds to the bottom cell responses whereas the yellow curve is that of the GaAsP top cell. (b) Fit for obtaining the GaAsP top cell bandgap energy. (c) Fit for obtaining the SiGe bottom cell bandgap energy. As a concluding point for this study, the responses in the SPV signal of Fig. 9 demonstrate that a truly tandem GaAsP/SiGe solar cell has been grown on a Silicon substrate with a Si porous layer using reverse graded buffers. With this new design, clear improvements in device performance over the results obtained with devices grown on standard Si wafers have been presented. Certainly, these results are still far from demonstrating that porous silicon layers can be used to solve the problems of reverse graded buffers. However, our findings provide a few evidences in this direction and point towards strategies for further gains in performance. #### 4. Conclusions 425 430 435 440 445 450 The great impulse in the use of SiGe alloys in the silicon microelectronic industry makes them attractive candidates for the development of tandem solar cells on silicon substrates. As a matter of fact, the combination of III-V compounds with Si<sub>1-x</sub>Ge<sub>x</sub> alloys provides a wide palette of materials to reach optimum bandgap combinations for dual, triple and even quadruple-junction solar cells on silicon. Despite having reached efficiencies over 20%, III-V/SiGe tandem solar cells need to be grown on Si using thick buffer layers (>10µm) which are expensive and eventually lead to the formation of cracks, hindering the development of large area devices. In a search to mitigate these two problems -costly thick buffers and cracking- and move forward in the integration III-V compounds on silicon for photovoltaic applications, GaAsP/SiGe tandem solar cells have been grown on porous silicon substrates through group IV reverse graded buffer layers. Reverse buffers show promise to reduce the threading dislocation density and allow the growth of thinner buffers, although they have been shown to be also prone to cracking. To mitigate this problem, in this study we have used a porous silicon layer incorporated in the substrate to increase its flexibility. In comparison with similar solar cell structures grown on standard substrates, the porous silicon layer has (i) decreased though not eliminated the number of visible cracks, (ii) increased shunt resistance of the structure, (iii) improved the top cell spectral response and (iv) improved the $V_{\rm OC}$ and FF of the cells. However, the overall performance of this design still remains below similar architectures grown on forward graded buffers or on GaP/Si templates. From the results presented it cannot be unequivocally concluded that porous layers solve the problems of reverse graded buffer layers. However, we have presented evidence of partial improvements and proposed a pathway for further gains. We are confident that improvements in GaAsP material quality and cell performance will be demonstrated using III-V material grown by MOVPE. #### Acknowledgements The technical assistance of Mr. Luis Cifuentes and Mr. Jesús Bautista for solar cell manufacturing and characterization are greatly appreciated. This work was supported by the Spanish Ministerio de Ciencia e Innovación through project VIGNEMALE, with grant number RTI2018-094291-B-I00. #### References - Al-Ashouri, A.et. al., 2020.Monolithic Perovskite/Silicon Tandem Solar Cell with >29% Efficiency by Enhance Hole Extraction. Science.370, 6522. - Algora, C. and Rey-Stolle, I., 2016. Handbook on Concentrator Photovoltaic Technology. - Ayers, J. E., 2008. Compliant Substrates for Heteroepitaxial Semiconductor Devices: Theory, Experiment, and Current Direction. Journal of Electronic Materials. 37, 10, 1511-1523. - Barla, K., Herino, R., Bomchil, G., Pfister, J. C.Freund, A., 1984. Determination of Lattice Parameter and Elastic Properties of Porous Silicon by X-Ray Diffraction. Journal of Crystal Growth. 68, 3, 727-732. - Barrigón, E., Espinet-González, P., Contreras, Y.Rey-Stolle, I., 2015a.Implications of Low Breakdown Voltage of Component Subcells on External Quantum Efficiency Measurements of Multijunction Solar Cells. Progress in Photovoltaics.23, 1597-1607. - Barrigón, E., Espinet-González, P., Contreras, Y. Rey-Stolle, I., 2015b. Why Can't I Measure the External Quantum Efficiency of the Ge Subcell of My Multijunction Solar Cell? AIP Conference Proceedings. 1679, 050002. - Barrutia, L., Barrigón, E., García, I., Rey-Stolle, I.Algora, C., 2017. Effect of Ge Autodoping during III-V MOVPE Growth on Ge Substrates. Journal of Crystal Growth. 475, 378-383. - Battaglia, C., Cuevas, A.De Wolf, S., 2016. High-Efficiency Crystalline Silicon Solar Cells: Status and Perspectives. Energy & Environmental Science. 9, 5, 1552-1576. - Bioud, Y. A., Boucherif, A., Myronov, M., Soltani, A., Patriarche, G., Braidy, N., Jellite, M., Drouin, D.Arès, R., 2019. Uprooting Defects to Enable High-Performance III–V Optoelectronic Devices on Silicon. Nature Communications. 10, 4322. - Caño, P., M. Ruiz, C., Navarro, A., Galiana, B., García, I. Rey-Stolle, I., 2021.Growth of GaP Layers on Si Substrates in a Standard MOVPE Reactor for Multijunction Solar Cells. Coatings.11, 4, 389-389. - Caño, P., Hinojosa, M., Nguyen, H., Morgan, A., Fuertes Marrón, D., García, I., Johnson, A.Rey-Stolle, I., 2020. Hybrid III-V/SiGe Solar Cells Grown on Si Substrates through Reverse Graded Buffers. Solar Energy Materials and Solar Cells. 205, 110246. - Capellini, G., De Seta, M., Busby, Y., Pea, M., Evangelisti, F., Nicotra, G., Spinella, C., Nardone, M.Ferrari, C., 2010.Strain Relaxation in High Ge Content SiGe Layers Deposited on Si. Journal of Applied Physics.107, 6, 063504. - Connolly, J. P., Mencaraglia, D., Renard, C.Bouchier, D., 2014. Designing III-V Multijunction Solar Cells on Silicon. Prog Photovoltaics Res Appl. 22, 7, 810-820. - Conrad, B., Soeriyadi, A., Li, D., Wang, L., Zhao, X., Lochtefeld, A., Gerger, A., Perez-Wurfl, I.Barnett, A., 2018.Improved GaAsP/SiGe Tandem on Silicon Outdoors and Under Concentration. 43<sup>rd</sup> IEEE Photovoltaic Specialists Conferences (PVSC), PVSC. 1-5. - Conrad, B., Zhao, X., Li, D., Wang, L., Diaz, M., Soeriyadi, A., Lochtefeld, A., Gerger, A., Barnett, A.Perez-Wurfl, I., 2016.Window Optimization Enabling 500 Broadband Double-Layer Antireflection Coating for GaAsP/SiGe Tandem on Silicon. Solar Energy.127, 216-222. - Diaz, M.et. al., 2015. Tandem GaAsP/SiGe on Si Solar Cells. Sol Energ Mater Sol Cells. 143, 113-119. - Essig, S.et. al., 2017. Raising the One-Sun Conversion Efficiency of III–V/Si Solar Cells to 32.8% for Two Junctions and 35.9% for Three Junctions. Nature Energy. 2, 9, 17144. - Fan, S.et. al., 2020a. Epitaxial GaAsP/Si Solar Cells with High Quantum Effiency. 47th IEEE Photovoltaic Specialists Conferences (PVSC). 2370-2373. - Fan, S. et. al., 2020b. Current-Matched III–V/Si Epitaxial Tandem Solar Cells with 25.0% Efficiency. Cell Reports Physical Science.1 (9), 100208. - Fan, S., Yu, Z. J., Sun, Y., Weigand, W., Dhingra, P., Kim, M., Hool, R. D., Ratta, E. D., Holman, Z. C., Lee, M. L., 2019. 20%-Efficient Epitaxial GaAsP/Si Tandem Solar Cells. Solar Energy Materials and Solar Cells. 202, 110144. - Faucher, J., Gerger, A., Tomasulo, S., Ebert, C., Lochtefeld, A., Barnett, A.Lee, M. L., 2013. Single-Junction GaAsP Solar Cells Grown on SiGe Graded Buffers on Si. Appl. Phys. Lett. 103, 19. - Feifel, M., Lackner, D., Ohlmann, J., Benick, J., Hermle, M.Dimroth, D., 2019.Direct Growth of a GaInP/GaAs/Si Triple- Junction Solar Cell with 22.3% AM1.5g Efficiency. RRL Solar.3, 12. - Fitzgerald, E. A., Xie, Y. H., Monroe, D., Silverman, P. J., Kuo, J. M., Kortan, A. R., Thiel, F. A.Weir, B. E., 1992.Relaxed Ge<sub>X</sub>Si<sub>1-X</sub> Structures for III-V Integration with Si and High Mobility Two-Dimensional Electron Gases in Si. Journal of Vacuum Science & Technology: B. 10, 1807. - Friedman, D. J., Kurtz, S. R., Geisz, J. F., 2002. Analysis of the GaInP/GaAs/1-eV/Ge Cell and Related Structures for Terrestrial Concentrator Application. Conference Record of the Twenty-Ninth IEEE Photovoltaic Specialists Conference. 856-859. - García, I., Barrutia, L., Dadgostar, S., Hinojosa, M., Johnson, A., Rey-Stolle, I., 2021. Thinned GaInP/GaInAs/Ge Solar Cells Grown with Reduced Cracking on Ge/Si Virtual Substrates. Solar Energy Mater. Solar Cells. 225, 111034. - Geisz, J. F., France, R. M., Schulte, K. L.Steiner, M. A., 2020.Six-Junction III–V Solar Cells with 47.1% Conversion Efficiency Under 143 Suns Concentration. Nature Energy.5, 326-335. - Ginige, R., Corbett, B., Modreanu, M., Barrett, C., Hilgarth, J., Isella, G., Chrastina, D.Von Känel, H., 2006. Characterization of Ge-on-Si Virtual Substrates and Single Junction GaAs Solar Cells. Semicond Sci Technol. 21, 6, 775-780. - Grassman, T. J. et al., 2019. Toward > 25% Efficient Monolithic Epitaxial GaAsP/Si Tandem Solar Cells. IEEE 46th Photovoltaic Specialists Conference (PVSC), Chicago, IL, USA. - Grassman, T. J., Chmielewski, D. J., Carnevale, S. D., Carlin J. A.Ringel S. A., 2016.GaAs<sub>0.75</sub>P<sub>0.25</sub>/Si Dual-Junction Solar Cells Grown by MBE and MOCVD. IEEE Journal of Photovoltaics.6, 1, 326-331. - Groenert, M. E., Leitz, C. W., Pitera, A. J., Yang, V., Lee, H., Ram, R. J.Fitzgerald, E. A., 2003.Monolithic Integration of Room-Temperature Cw GaAs/AlGaAs Lasers on Si Substrates Via Relaxed Graded GeSi Buffer Layers. J.Appl.Phys.93, 1, 362-367. - Haddara, Y. M., Ashburn, P., Bagnall, D. M., 2017.Silicon-Germanium: Properties Groth and Applications. In: Kasap S., Capper P. (eds). Springer Handbook of Electronic and Photonic Materials. - Hayashi, K., Soga, T., Nishikawa, H.Jimbo, T., 1994a.MOCVD Growth of GaAsP on Si for Tandem Solar Cell Application. Hawaii, USA. - Hayashi, K., Soga, T., Nishikawa, H., Jimbo, T.Umeno, M., 1994b.MOCVD Growth of GaAsP on Si for Tandem Solar Cell Application. Conf Rec IEEE Photovoltaic Spec Conf.1890-1893. - Hoheisel, R., Schachtner, M., Stämmler, E.Bett, A. W., 2011.Determination of the Subcell Photovoltage in Multijunction Solar Cells Via Voltage Dependent Capacitance Analysis. Applied Physics Letters.98, 251106. - Jiménez-Cruz, P. E., Dutt, A., de la Mora, B.Santana, G., 2018. Porous Silicon Infiltration with Advanced Materials for their use in Third Generation of Solar Cells. IEEE 7th World Conference on Photovoltaic Energy Conversion. - Schmieder, K. J., Gerger, A., Diaz, M., Pulwin, Z., Ebert, C., Lochtefeld, A., Opila, R., Barnett, A. 2012. Analysis of Tandem III-V/SiGe Devices Grown on Si. PV Specialist Conference, 38th IEEE. - Karbassian, F., 2017. Porosity Process, Technology and Applications. Edited by Ghrib, T. Chapter 1: Porous Silicon. - Kim, T. W., Albert, B. R., Kimerling, L. C., Michel, J., 2018. InGaP Solar Cell on Geon-Si Virtual Substrate for Novle Solar Power Conversion. Journal of Applied Physics.123, 085111. - Kurtz, S., Myers, D., McMahon, W. E., Geisz, J.Steiner, M., 2008. A Comparison of Theoretical Efficiencies of Multi-Junction Concentrator Solar Cells. Prog Photovoltaics Res Appl. 16, 6, 537-546. - Lee, K. H., Bao, S., Wang, B.Fitzgerald, E. A., 2016.Reduction of Threading Dislocation Density in Ge/Si using a Heavily as-Doped Ge Seed Layer. AIP Advances.6, 025028. - Leijtens, T., Bush, K. A., Prasanna, R.McGehee, M. D., 2018. Opportunities and Challenges for Tandem Solar Cells using Metal Halide Perovskite Semiconductors. Nature Energy. 3, 10, 828-838. - Lepkowski, D. L., Boyer, J. T., Yi, C.Soeriyadi, A. H., 2020. Loss Analysis and Design Strategies Enabling >23% GaAsP/Si Tandem Solar Cells. IEEE 47th Virtual Photovoltaic Specialists Conference (PVSC). - Lew, K. L., Yoon, S. F., Loke, W. K., Tanoto, H., Dohrman, C. L., Isaacson, D. M.Fitzgerald, E. A., 2007.High Gain AlGaAsGaAs Heterojunction Bipolar Transistor - Fabricated on SiGeSi Substrate. J Vac Sci Technol B Microelectron Nanometer Struct.25, 3, 902-905. - Li, W., Laaksonen, S., Haapamaa, J.Pessa, M., 2001.Growth of Device-Quality GaAs Layer Directly on (001) Ge Substrates by both Solid-Source and Gas-Source MBE. Journal of crystal growth.227-228, 104-107. - Luan, H. -., Lim, D. R., Lee, K. K., Chen, K. M., Sandland, J. G., Wada, K.Kimerling, L. C., 1999. High-Quality Ge Epilayers on Si with Low Threading-Dislocation Densities. Appl. Phys. Lett. 75, 19, 2909-2911. - Ruiz, C. M., Rey-Stolle, I., García, I., Barrigón, E., Espinet, P., Bermúdez, V.Algora, C., 35th IEEE Photovoltaic Specialists Conference, 2010.Capacitance Measurements for Subcell Characterization in Multijunction Solar Cells. 00708-000711. - Menna, P., Di Francia, G.La Ferrara, V., 1995. Porous Silicon in Solar Cells: A Review and a Description of its Application as an AR Coating. Solar Energy Materials and Solar Cells. 37, 1, 13-24. - Meusel, M., Baur, C., Letay, G., Bett, A. W., Warta, W.Fernandez, E., 2003. Spectral Response Measurements of Monolithic GaInP/Ga(in)as/Ge Triple- junction Solar Cells: Measurement Artifacts and their Explanation. Progress in Photovoltaics. 11, 499-514. - Milakovich, T., Shah, R., Hadi, S., Bulsara, M., Nayfeh, A.Fitzgerald, E., 2015.Growth and Characterization of GaAsP Top Cells for High Efficiency III-V/Si Tandem PV. IEEE Photovolt. Spec. Conf., PVSC. - Nuñez, N., Vazquez, M., Barrutia, L., Bautista, J., Lombardero, I., Zamorano, J. C., Hinojosa, M., Gabas, M., Algora, C., 2021. Estimation of Activation Energy and Reliability Figures of Space Lattice-Matched GaInP/Ga(in)as/Ge Triple Junction Solar Cells from Temperature Accelerated Life Tests. Solar Energy Mater. Solar Cells.230, 111211. - Pitera, A. J., Hennessy, J., Malonis, A. C., Fitzgerald, E. A.Ringel, S. A., 2011. Monolithically Integrated Thin Film III-V/Si Solar Panel on Wafer for Active Power Management. Conf Rec IEEE Photovoltaic Spec Conf.003703-003706. - Prasad, A., Balakrishnan, S., Jain, S. K.Jain, G. C., 1982.Porous Silicon Oxide Anti-Reflection Coating for Solar Cells. Journal of The Electrochemical Society.129(3). - Ramanujam, J. and Singh, U. P., 2017. Copper Indium Gallium Selenide Based Solar Cells a Review. Energy & Environmental Science. 10, 6, 1306-1319. - Recart, F. and Cuevas, A., 2006. Application of Junction Capacitance Measurements to the Characterization of Solar Cells. IEEE Transactions on Electron Devices. 53, 3, 442-448. - Ringel, S. A.et. al., 2002.Single-Junction InGaP/GaAs Solar Cells Grown on Si Substrates with SiGe Buffer Layers. Prog Photovoltaics Res Appl.10, 6, 417-426-417-426. - Roucka, R., Clark, A., Wilson, T., Thomas, T., Fuhrer, M., Ekins-Daukes, N., Johnson, A., Hoffman, R.Begarney, D., 2016.Demonstrating Dilute-Tin Alloy SiGeSn for use in Multijunction Photovoltaics: Single- and Multijunction Solar Cells with a 1.0-eV SiGeSn Junction. IEEE Journal of Photovoltaics.6, 4, 1025-1030. - Rutzinger, M., Salzberger, M., Gerhard, A., Nesswetter, H., Lugli, P.Zimmermann, C. G., 2017.Measurement of Subcell Depletion Layer Capacitances in Multijunction Solar Cells. Applied Physics Letters.111, 183507. - Saenz, T. E., McMahon, W. E., Norman, A. G., Perkins, C. L., Zimmerman, J. D., Warren, E. L., 2020. Nucleation of High-Quality GaP on Si through V-Groove Si Substrates. Conference Record of the IEEE Photovoltaic Specialists Conference. 0352-0353. - Shah, V. A., Dobbie, A., Myronov, M., Fulgoni, D. J. F., Nash, L. J.Leadley, D. R., 2008.Reverse Graded Relaxed Buffers for High Ge Content SiGe Virtual Substrates. Appl.Phys.Lett.93, 19. - Shah, V. A., Dobbie, A., Myronov, M.Leadley, D. R., 2010.Reverse Graded 635 SiGe/Ge/Si Buffers for High-Composition Virtual Substrates. J.Appl.Phys.107, 6. - Sharma, P., Milakovich, T., Bulsara, M.Fitzgerald, E. A., 2013.Controlling Epitaxial GaAs<sub>x</sub>P<sub>1-x</sub>/Si<sub>1-y</sub>Ge<sub>y</sub> Heterovalent Interfaces. ECS Transactions.50, 9. - Smestad, G., Kunst, M.Vial, C., 1992. Photovoltaic Response in Electrochemically Prepared Photoluminescent Porous Silicon. Solar Energy Materials and Solar Cells. 26, 4, 277-283. - Soref, R. A. and Perry, C. H., 1991.Predicted Band Gap of the New Semiconductor SiGeSn. J.Appl.Phys.69, 1, 539-541. - Supplie, O.et. al., 2018. Metalorganic Vapor Phase Epitaxy of III–V-on-Silicon: Experiment and Theory. Progress in Crystal Growth and Characterization of Materials. 64, 4, 103-132. - Suzuki, T., Soga, T., Jimbo, T.Umeno, M., 1991.Growth Mechanism of GaP on Si Substrate by MOVPE. J.Cryst.Growth.115, 1-4, 158-163. - T. Ward, A. M. Sanchez, M. Tang, J. Wu, H. Liu, D. J. Dunstan, R. Beanland, 2014. Design Rules for Dislocation Filters. Journal of Applied Physics. 116. - Tsai, C., Li, K. H.Campbell, J. C., 1993.Rapid-Thermal-Oxidised Porous Si Photodetectors. Electronics Letters.29, 1, 134. - Valentini, M., Malerba, C., Serenelli, L., Izzi, M., Salza, E., Tucci, M.Mittiga, A., 2019. Fabrication of Monolithic CZTS/Si Tandem Cells by Development of the Intermediate Connection. Solar Energy. 190, 414-419. - Wang, L.et. al., 2015. Current Matched GaAsP/SiGe Tandem Device on Si Over 20% Efficiency Under Indoor Measurement. IEEE Photovolt. Spec. Conf., PVSC. - Wang, L., Conrad, B., Soeriyadi, A., Zhao, X., Li, D., Diaz, M., Lochtefeld, A., Gerger, A., Perez-Wurfl, I.Barnett, A., 2016. Current Matched Three-Terminal Dual Junction GaAsP/SiGe Tandem Solar Cell on Si. Sol Energ Mater Sol Cells. 146, 80-86. - Wang, Y., Ren, Z., Thway, M., Lee, K., Yoon, S. F., Peters, I. M., Buonassisi, T., Fizgerald, E. A., Tan, C. S., Lee, K. H., 2017. Fabrication and Characterization of Single Junction GaAs Solar Cells on Si with as-Doped Ge Buffer. Solar Energy Mater. Solar Cells. 172, 140-144. - Wu, C., Wang, K., Feng, X., Jiang, Y., Yang, D., Hou, Y., Yan, Y., Sanghadasa, M., Priya, S., 2019.Ultrahigh Durability Perovskite Solar Cells. Nano Letters.19, 2, 1251-1259. - Xie, Y. H.et. al., 1994. Semiconductor Surface Roughness: Dependence on Sign and Magnitude of Bulk Strain. Phys.Rev.Lett.73, 22, 3006-3009. - Yang, V. K., Groenert, M. E., Taraschi, G., Leitz, C. W., Pitera, A. J., Currie, M. T., Cheng, Z.Fitzgerald, E. A., 2002.Monolithic Integration of III-V Optical Interconnects on Si using SiGe Virtual Substrates. J Mater Sci Mater Electron.13, 7, 377-380. - Yoshikawa, K.et. al., 2017. Exceeding Conversion Efficiency of 26% by Heterojunction Interdigitated Back Contact Solar Cell with Thin Film Si Technology. Sol Energ Mater Sol Cells. 173, 37-42. - Zheng, J. P., Jiao, K. L., Shen, P., Anderson, W. A., Kwok, H. S., 1992. Highly Sensitive Photodetector using Porous Silicon. Applied Physics Letters.61, 459.